Design of DPLL Using Sub-Micron 45 nm CMOS Technology and Implementation Using Microwind 3.1 Software

Authors

  • Mr. Shankar N. Dandare
  • Ms. Ankita H. Deshmukh

Keywords:

DPLL, 45 nm CMOS Technology, Microwind, power, frequency

Abstract

Digital Phase locked loop (DPLL) is one of the most important devices in almost all the electronic systems. This paper introduces the design of DPLL using sub-micron 45nm CMOS technology and implemented using microwind 3.1 software. The Software microwind 3.1 is used to design and simulate an integrated circuit at physical description level. The performance of DPLL is also observed for the different variable input frequencies and result is observed up to the mark. The lock range for the DPLL and lock time is was also observed as expected.

Downloads

Published

2018-01-04

How to Cite

Mr. Shankar N. Dandare, & Ms. Ankita H. Deshmukh. (2018). Design of DPLL Using Sub-Micron 45 nm CMOS Technology and Implementation Using Microwind 3.1 Software. Journal of Science & Technology (JST), 3(1), 22–32. Retrieved from https://jst.org.in/index.php/pub/article/view/163

Similar Articles

<< < 15 16 17 18 19 20 21 22 23 24 > >> 

You may also start an advanced similarity search for this article.